Design of Adder in Multiple Logic Styles for Low Power VLSI

International Journal of Computer Trends and Technology (IJCTT)          
© - Issue 2012 by IJCTT Journal
Volume-3 Issue-3                           
Year of Publication : 2012
Authors :K.Venkata Siva Reddy, C.Venkataiah.


K.Venkata Siva Reddy, C.Venkataiah."Design of Adder in Multiple Logic Styles for Low Power VLSI"International Journal of Computer Trends and Technology (IJCTT),V3(3):1068 -1073 Issue 2012 .ISSN Published by Seventh Sense Research Group.

Abstract: -The main consideration for design and implementation of various logics and Arithmetic functions, such as an adder, are the choice of basic pass transistor approach due to their high operating speed and low power dissipation. The main objective of this paper is to design carry skip adder based on different technologies such as CPL (Complementary Pass Transistor Logic), DCVSPG (Differential Cascade Voltage Swing Pass Transistor Logic), SRPL (Swing Restore Pass Transistor Logic), and EEPL (Energy Economized Pass Transistor Logic). The performance of these circuits has to be compared by considering various parameters such as power consumption, delay, area, transistor count and PDP (Power Delay Product). These circuits have to be designed and simulated using DSCH3.1 and the results are to be compared with different technologies using microwind3.1.


[1] Reto Zimmermann and Wolfgang Fichtner “ Low-Power Logic Styles:CMOS versus Pass Transistor Logic”IEEE journal of Solid-State Circuits, Vol.32, No.7, April 1997,pp.1079-1090.
[2] D. Markovi, B. Nikoli and V.G. Oklobdzija "A general method in synthesis of pass-transistor circuits" Microelectronics Journal 31, 2000, pp.991-998.
[3] Fang-shi Lai and Wei Hwang, "Design and Implementation of Differential Cascade Voltage Switch with Pass-Gate (DCVSPG) Logic for High-Performance Digital Systems" IEEE Journal of Solid-State Circuits, Vol.32, No.4, (April 1997),pp.563-573.
[4] “A Carry Skip Adder with Logic Level”, by Kim, Kwang Yoal, University of Rostock Electrical Engineering and Information Technology, Germany.
[5] Anantha P. Chandrakasan, Robert W. Brodersen, "Low Power Digital CMOS Design" Kluwer Academic Publishers, 1995.
[6] Jan M Rabaey and Massoud Pedram "Low Power Design Methodologies" Boston Kluwer Academic Publishers, 1996.
[7] Farid N. Najm "A survey of power estimation techniques in VLSI circuits" Invited paper, IEEE Transactions on VLSI Systems, vol. 2, December 1994, pp. 446-455.
[8] M. Vesterbacka, "A 14-transistor CMOS full adder with full voltage swing nodes," in Proc. IEEE Workshop Signal Processing Systems, Oct. 1999, pp. 713-722.
[9] Peter Celinski, Jose F. Lopez, S. Al-Sarawi and Derek Abbott "Low depth, low power carry look ahead adders using threshold logic" Microelectronics Journal 33, 2002, pp.1071-1077.
[10] Kilburn T., D. B. G. Edwards, and D. Aspinall, "Parallel Addition in Digital Computers: A New Fast "Carry" Circuit", Proceedings of IEE, Volume 106, pt B, p.464, September 1959.
[11] Oscal T.-C. Chen, Robin Ruey-Bin Sheen and Sandy Wang "A Low-Power Adder Operating on Effective Dynamic Data Ranges" IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol.10, No.4, August 2002, pp.435-453.
[12] G.A. Ruiz and M. Granda "An area-efficient static CMOS carry-select adder based on a compact carry look-ahead unit" Microelectronics Journal 35, 2004, pp.939-944.

Keywords:Carry Skip Adder, Pass Transistor, Power Consumption, Propagation Delay.